z-logo
open-access-imgOpen Access
A new on-chip ESD protection circuit with dual parasitic SCR structures for CMOS VLSI
Author(s) -
Chung-Yu Wu,
Ming-Dou Ker,
Chung-Yuan Lee,
Joe Ko
Publication year - 2002
Publication title -
ieee journal of solid-state circuits
Language(s) - English
Resource type - Journals
SCImago Journal Rank - 2.571
H-Index - 215
eISSN - 1558-173X
pISSN - 0018-9200
DOI - 10.1109/4.121548
Subject(s) - components, circuits, devices and systems , engineered materials, dielectrics and plasmas , computing and processing
A new CMOS on-chip electrostatic discharge (ESD) protection circuit which consists of dual parasitic SCR structures is proposed and investigated. Experimental results show that with a small layout area of 8800 mu /sup 2/, the protection circuit can successfully perform negative and positive ESD protection with failure thresholds greater than +or-1 and +or-10 kV in machine-mode (MM) and human-body-mode (HBM) testing, respectively. The low ESD trigger voltages in both SCRs can be readily achieved through proper circuit design and without involving device or junction breakdown. The input capacitance of the proposed protection circuit is very low and no diffusion resistor between I/O pad and internal circuits is required, so it is suitable for high-speed applications. Moreover, this ESD protection circuit is fully process compatible with CMOS technologies. >

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here
Accelerating Research

Address

John Eccles House
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom