Design For Manufacture In Overlay Metrology
Author(s) -
Mike Adel
Publication year - 2005
Publication title -
aip conference proceedings
Language(s) - English
Resource type - Conference proceedings
SCImago Journal Rank - 0.177
H-Index - 75
eISSN - 1551-7616
pISSN - 0094-243X
DOI - 10.1063/1.2063001
Subject(s) - metrology , overlay , scope (computer science) , dimensional metrology , computer science , process (computing) , systems engineering , lithography , reliability engineering , manufacturing engineering , engineering , optics , physics , programming language , operating system
Overlay metrology has become a cornerstone requirement which enables modern lithographic patterning. The mantra of metrology engineers in the litho cell and tool vendors alike has traditionally been TMU — Total Measurement Uncertainty — a metric which combines all sources of metrology tool related uncertainty. Although relentless TMU reduction is essential, it is certainly not a sufficient condition to meet the overlay control needs for the 32 nm node and below. Many other “on wafer” contributors must be factored into the uncertainty equation. A wider scope in the definition of the overlay metrology process is required which views it as part of the greater IC manufacturing process. Current and emerging overlay metrology industry practices will be reviewed in light of the increasing complexity associated with the interactions between metrology tool, target design and the sampling plan.
Accelerating Research
Robert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom
Address
John Eccles HouseRobert Robinson Avenue,
Oxford Science Park, Oxford
OX4 4GP, United Kingdom