Research Library

open-access-imgOpen AccessVertical Surrounding Gate Transistor for High Density and Low Voltage Operation in DRAM
Author(s)
Wenqi Wang,
Sang Don Yi,
Fu Li,
Qingchen Cao,
Jiangliu Shi,
Bok Moon Kang,
Meichen Jin,
Chang Liu,
Zhenhua Wu,
Guilei Wang,
Chao Zhao
Publication year2024
Publication title
ieee access
Resource typeMagazines
PublisherIEEE
In this article, a honeycomb vertical surrounding gate access transistor array scheme is proposed to further decrease the DRAM cell area with aggressively shrink bit line (BL) pitch and word line (WL) pitch adopting the ZigZag BL and WL air gap. To verify the process feasibility, process flow emulation is optimized by virtual fabrication with SEMulator3D®. Moreover, the ZigZag BL feasibility in lithography process is evaluated by optical proximity correction (OPC) simulation. In addition, the parasitic capacitance of BL and WL decrease 22.8% and 76.8%, respectively, as compared to reference paper. And the electrical properties of the proposed device are simulated by three-dimensional technology computer aided design (3D TCAD). The GIDL effect is prohibited through prolonging the drain extension and reducing its doping concentration. Finally, the surrounding gate transistor can achieve high on-state current (>30 μA) at V g =1.5 V and off-state current below 0.1 fA at V d = -0.2 V. These results are beneficial for the direction of pathfinding for increasing the density and decreasing the energy consumption of DRAM.
Subject(s)aerospace , bioengineering , communication, networking and broadcast technologies , components, circuits, devices and systems , computing and processing , engineered materials, dielectrics and plasmas , engineering profession , fields, waves and electromagnetics , general topics for engineers , geoscience , nuclear engineering , photonics and electrooptics , power, energy and industry applications , robotics and control systems , signal processing and analysis , transportation
Keyword(s)Transistors, Logic gates, Doping, Silicon, Resistance, Random access memory, Optimization, Vertical Surrounding Gate Transistor (VSGT), Dynamic Random-Access Memory (DRAM), parasitic capacitance, optical proximity correction (OPC), area scaling, power saving
Language(s)English
SCImago Journal Rank0.587
H-Index127
eISSN2169-3536
DOI10.1109/access.2024.3382932

Seeing content that should not be on Zendy? Contact us.

The content you want is available to Zendy users.

Already have an account? Click here to sign in.
Having issues? You can contact us here